

## **FEATURES**

#### The SY88883V features:

- Multirate up to 3.2Gbps operation
- Wide gain-bandwidth product
- Low-noise 50Ω CML data outputs
- Chatter-free, Signal Detect (SD) output
- Programmable SD sensitivity
- Internal 50 $\Omega$  data input termination
- Wide power supply and temperature operating range

#### The SY8883V evaluation board features:

- AC-coupled I/O with SMA connectors
- Single potentiometer to set SDLVL
- SMA or test points available to measure noncritical nodes

## **AVAILABLE MEASUREMENTS**

- Frequency performance
- Output eye pattern generation
- Mask testing
- Jitter
- Output rise/fall time
- BER testing
- Hysteresis measurement

## **EVALUATION BOARD**



Figure 1. SY88883V Evaluation Board

## **DESCRIPTION**

The SY88883V low-power, limiting post amplifier is designed for use in fiber optic receivers. The device connects to typical transimpedance amplifiers (TIAs). The linear signal output from TIAs can contain significant amounts of noise and may vary in amplitude over time. The SY88883V quantizes these signals and outputs typically  $800 \text{mV}_{pp}$  voltage-limited waveforms.

The SY88883V operates from a single +3.3V  $\pm 10\%$  or +5V  $\pm 10\%$  power supply, over an industrial temperature range of -40°C to +85°C. With its wide bandwidth and high gain, signals with data rates up to 3.2Gbps and as small as  $10mV_{pp}$  can be amplified to drive devices with CML or PECL inputs.

The SY88883V generates a signal detect (SD) open-collector TTL output with internal  $5k\Omega$  pull-up resistor. A programmable signal-detect level set pin (SD<sub>LVL</sub>) sets the sensitivity of the input amplitude detection. SD asserts high if the input amplitude rises above the threshold set by SD<sub>LVL</sub> and de-asserts low otherwise. Typically 4.6dB SD hysteresis is provided to prevent chattering.

This manual provides information on the SY88883V evaluation board. It should be used in conjunction with the SY88883V data sheet, which contains full specifications of the SY88883V.

The SY88883V evaluation board enables fast and thorough evaluation of the SY88883V 3.2Gbps CML low-power limiting post amplifier. The board is an easy-to-use, 4-layer high-speed coplanar design that uses Rogers 4003 dielectric material to achieve high bandwidth. The layer stack is shown in Table 1.

The SY88883V evaluation board is designed to be driven by a high-speed 3.2Gbps pattern generator and is intended to be terminated to a  $50\Omega$  scope. The board also provides for simple user adjustability of the SD threshold through the adjustment of an on-board potentiometer. These features allow the user to evaluate various parameters of the SY88883V, as listed in the "Available Measurements" section of this document.

| Layer | Definition |  |  |
|-------|------------|--|--|
| 1     | Signal/GND |  |  |
| 2     | GND        |  |  |
| 3     | VCC        |  |  |
| 4     | GND        |  |  |

Table 1. SY88883V Evaluation Board Layer Stack-Up

## **MEASUREMENT SETUP**

Equipment used for measurements:

- 1. Agilent 83752A Synthesized Sweeper
- 2. Agilent 70004A Display
- 3. Agilent 70843B Error Performance Analyzer
- 4. Agilent 86100A Wide-Bandwidth Oscilloscope
- 5. Two (2) MCL BW S15W2 40dB Attenuators
- 6. Agilent E3620A DC Power Supply
- 7. Tektronix DMM157 Multimeter
- 8. Matched High-Speed Cables w/SMA Connectors

#### Note:

Items 1 through 3 constitute the BERT stack.



Figure 2. Setup for Measurements

## **SETUP FOR MEASUREMENTS**

This section explains how to connect and setup the SY88883V evaluation board per Figure 2. Ensure proper ESD precautionary measures are taken before handling sensitive electronic equipment, including the SY88883V evaluation board.

- Set E3620A output to 3.3V and then turn off E3620A. Connect E3620A's positive lead to V<sub>CC</sub> post, negative lead to GND post.
- 2. Configure Agilent BERT stack:
  - a. Set the 83752A Synthesized Sweeper to 2.5GHz.
  - From the 70004A's Pattern menu, choose the PRBS 2<sup>31</sup>–1 pattern.
  - c. From the 70004A's Trigger menu:
    - i. Choose clock as trigger output
    - ii. Choose CLK/8 for divider
  - d. From the 70004A's Data menu:
    - i. External Termination = DC termination 0V
    - ii. Attenuation = 40dB
    - iii. Amplitude =  $5mV (10mV_{pp})$
    - iv. Hi-Level = 0V
    - v. Tracking = ON
    - vi. Polarity = NORMAL
    - vii. Data Output = ON
    - viii. Crossing = 0

- 3. Connect 70843V's trigger output to 86100A's trigger input.
- Connect DIN and /DIN (S1 and S2) on SY88883V evaluation board to 70843V's data outputs through 40dB attenuators.
  - a. Connect 40dB attenuators directly to the board rather than the 70843V's data outputs to allow a larger and cleaner signal to pass through the connecting SMA cables.
- 5. Connect DOUT and /DOUT (S4 and S3) on SY88883V evaluation board to 86100A's inputs.
- Set DMM157 to display voltage. Connect positive lead to SD (S5) and connect negative lead to GND.
- 7. Turn on E3620A. Typical power supply current should be ~32mA. Excessive current usually means the power supply leads have been connected backwards. Be careful of this!
- 8. Configure 86100A oscilloscope.
  - a. Verify a trigger signal is present by checking that the Trigger Source button is lit.
    - i. Depress this button to choose external source if necessary.
    - ii. Adjust trigger level if necessary.
  - b. Press Eye/Mask Mode on front panel.
  - c. Choose NRZ Eye Measurements from onscreen display.
  - d. Choose RMS Jitter, Rise Time, Fall Time and Eye Amplitude Measurements from on-screen selection list.

## **MEASUREMENTS**

The SY88883V evaluation board assumes the use of a  $50\Omega$  scope to terminate the SY88883V. The following sections detail various measurements that can be performed with the SY88883V evaluation board:

- Eye pattern generation including jitter and rise/fall times:
  - a. Set 70004's Data amplitude to 5mV (10mV<sub>pp</sub>).
  - b. Press Autoscale on oscilloscope. The eye pattern should automatically display on the scope. If not, verify the steps listed in the "Setup for Measurements" section are completed. Sometimes the waveform needs to be manually adjusted to fit the display. Use the Time Scale and Voltage Scale knobs on the front panel of the scope to adjust this.
  - c. Observe measurements on scope's display. The rise and fall times should be less than 120ps, amplitude around 400mV ( $800 \text{mV}_{pp}$ ) and jitter around  $10 \text{ps}_{\text{rms}}$ .
    - i. Note that the output amplitude varies with the input amplitude until the SY88883V enters limiting mode at around 10mV<sub>pp</sub> input. The SY88883V has a typical gain of 38dB. Hence, 5mV<sub>pp</sub> input will give only 400mV<sub>pp</sub> output, whereas >10mV<sub>pp</sub> input will give 800mV<sub>pp</sub> output.



TIME (50ps/div.)

Figure 3. Typical SY88883V Output Eye Pattern from a 10mV<sub>pp</sub> input at 3.3V, 25°C

## 2. Mask testing:

- a. Press Eye/Mask Mode on front panel of scope.
- b. Choose Mask Testing from on-screen display.
- c. Choose Open Mask from on-screen selection list.
  - i. Select and open the OC-48 mask.
- d. Choose Start Mask Testing from on-screen selection list. Waveform should automatically display with appropriate mask regions and testing will start. If not, verify the steps listed in the "Setup for Measurements" section are completed.

#### 3. BER testing:

- Feedback the SY88883V evaluation board's DOUT output to the 70843V's BERT Data input.
- b. Feedback the 70843V's Clock output to the 70843V's BERT Clock input.
- c. Set 70004's Data amplitude to 5mV (10mV<sub>pp</sub>).
- d. From the 70004A's Gating menu:
  - i. Choose a gate condition. The options are: gate by time, errors or bits. Choose bits, but this is of no relevance because there should be no errors, and the test will run forever until manually interrupted if gate by errors is chosen.
  - ii. Choose single gating period.
  - iii. Choose run gating.
  - iv. 70004A will reset error count and synchronize SY88883V's transmitted bitstream to 70843V's generated bitstream. If synchronization does not occur, it is sometimes due to cable length. Try using different length cables to achieve synchronization. If this is unavailable, another trick is to adjust the 83752A's frequency to a slightly higher or lower value.
  - At end of gating period, there should be no errors.

## **MEASUREMENTS**

## 4. SD hysteresis:

The SY88883V evaluation board provides a potentiometer for easy adjustment of  $SD_{LVL}$  without the need for an extra power supply. The potentiometer acts as a variable resistor which is connected from  $V_{CC}$  to  $SD_{LVL}$ . The SY88883V contains an internal 2.8k $\Omega$  resistor connected from  $SD_{LVL}$  to  $V_{REF}$ .  $V_{REF}$  is a reference voltage of approximately  $V_{CC}$ –1.3V. Hence,  $SD_{LVL}$  can be set to any voltage from  $V_{CC}$  to  $V_{CC}$ –1.3V, as specified in the SY88883V data sheet. The potentiometer creates a voltage divider. Thus,

$$SD_{LVL} = V_{CC} - 1.3 \frac{R_{SDLVL}}{R_{SDLVL} + 2.8}$$

where  $R_{SDLVL}$  is the resistance of VAR1 in  $k\Omega$  and voltages are in volts.  $R_{SDLVL}$  is chosen for a desired input sensitivity per the SD assert/deassert vs.  $R_{SDLVL}$  graph in the SY88883V data sheet. The proceeding steps show how to find the SD hysteresis for a  $10\text{mV}_{\text{p-p}}$  SD de-assert voltage without measuring  $R_{SDLVL}$ . Other SD de-assert voltages can be used, but the appropriate input signal attenuation is required.

- a. Set 70004's Data amplitude to 5mV (10mVpp).
- b. Verify DMM157 displays that SD is HIGH (~3.3V). If not, turn VAR1 until SD is HIGH.
- c. Turn VAR1 just until SD is LOW (~0.2V).
- d. Slowly increase 70004A's Data amplitude until SD becomes HIGH. Note the voltage at which SD becomes HIGH. This is the SD assert voltage.
- e. Now slowly lower the 70004A's Data amplitude until SD becomes LOW again. This should be the starting voltage of 5mV (10mV<sub>pp</sub>). This is the SD de-assert voltage.
- f. Hysteresis(dB) = 20log(SD assert voltage/SD de-assert voltage). This should be ≥ 2dB.

## FREQUENTLY ASKED QUESTIONS

# I just got my SY88883V evaluation board and I cannot get anything to work. Where should I start?

First, check the power supplies. Typical power supply current should be ~32mA. Excessive current usually means the power supply leads have been connected backwards. Be careful of this!

Next, verify the 70004A's Data outputs are enabled and there's sufficient amplitude (at least  $10mV_{pp}$ ) to drive the SY88883V.

If the power supplies and the data outputs are okay and there's still nothing displaying on the scope, then there's most likely a trigger setup issue with the scope. Look on the scope's front panel and verify that the instrument is triggered. The Trigger Source button should be lit if a trigger signal is present. If not, press the button until the external trigger is selected. Also, try adjusting the level until a signal is found. If this does not work, verify the 70004A is set to output a CLK/8 trigger signal as described in the "Setup for Measurements" section of this document.

#### Can you suggest a bypass/decoupling scheme?

Figure 2 shows the power supply decoupling scheme used for the SY88883V evaluation board. The "Bill of Materials" at the end of this document lists the supplier and component values. We have found this arrangement to be an excellent starting point.

## What layout tips do you have?

- 1. Establish controlled impedance stripline, microstrip or coplanar construction techniques for high-speed signal paths.
- 2. All differential paths are critical timing paths and skew should be matched to within  $\pm 10$ ps.
- 3. Signal trace impedance should not vary more than  $\pm 5\%$ . If in doubt, perform Time Domain Reflectometry (TDR) analysis of signal traces.
- 4. Place power supply decoupling capacitors as close as possible to the device's power pins.

## What is Time Domain Reflectometry (TDR)?

TDR is used to verify impedance continuity along a signal path. Many interconnects, such as SMA, if not launched correctly onto the PCB, will exhibit inductive-like resonance with an abrupt capacitive discontinuity. This discontinuity will subtract signal from the inputs and outputs, effectively closing the resulting data eye. The 86100A allows TDR testing and is a useful tool to help evaluate your PCB.

## I still have questions. Who should I contact?

Micrel's HBW Applications hotline is available to assist you. Please call (408) 955-1690 or e-mail hbwhelp@micrel.com.

## **BILL OF MATERIALS**

| Item                                     | Part Number    | Manufacturer                | Description                               | Qty |
|------------------------------------------|----------------|-----------------------------|-------------------------------------------|-----|
| BP1                                      | 111-0702-001   | Johnson <sup>(1)</sup>      | red binding post                          | 1   |
| BP2                                      | 111-0703-001   | Johnson <sup>(1)</sup>      | black binding post                        | 1   |
| C1, C2, C3,<br>C4, C20, C22,<br>C24, C40 | PCC1731CT-ND   | Panasonic <sup>(2)</sup>    | 0.1μF surface mount capacitor, size 0402  | 8   |
| C21, C23,<br>C25, C42                    | PCC1915CT-ND   | Panasonic <sup>(2)</sup>    | 1μF surface mount capacitor, size 0603    | 4   |
| C41                                      | PCC1940CT-ND   | Panasonic <sup>(2)</sup>    | 10μF surface mount capacitor, size 1206   | 1   |
| S1, S2, S3, S4                           | 142-0701-851   | Johnson <sup>(1)</sup>      | end launch SMA                            | 4   |
| S5                                       | 142-0701-201   | Johnson <sup>(1)</sup>      | PC mount SMA                              | 1   |
| TP1, TP2                                 | TSW-101-07-S-S | Samtec <sup>(3)</sup>       | 0.1mil center through hole terminal strip | 2   |
| VAR1                                     | 3269W-1-254G   | Bourns <sup>(4)</sup>       | 250kΩ potentiometer                       | 1   |
| U1                                       | SY88883V       | Micrel, Inc. <sup>(5)</sup> | 3.2Gbps CML post amplifier                | 1   |

#### Notes:

Johnson tel: 800-247-8256
 Panasonic tel: 800-344-2112
 Samtec tel: 800-726-8329
 Bourns tel: 877-426-8767
 Micrel, Inc. tel: 408-944-0800

## MICREL, INC. 1849 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 944-0970 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use.

Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2004 Micrel, Incorporated.