

### 1 Startup

The photo below shows the output voltage startup waveform after the application of 24V in. The 14.4V output was loaded to 0A. RED is Vin, BLUE is Vout (TP19), and YELLOW is Vreg point (TP17) (5V/DIV, 200mS/DIV)



The photo below shows the output voltage startup waveform after the application of 24V in. The 14.4V output was loaded to 0A. RED is Vreg point (TP17), BLUE is Vout (TP19) (5V/DIV, 200mS/DIV)





# 2 Efficiency

The converter efficiency is shown below for Vin = 18V, 24V, and 32V.











# 3 Output Ripple Voltage

The 14.4V output ripple voltage (AC coupled) is shown in the figure below. The voltage is measured across C34 at TP17 which is before the hotswap on the output. The image was taken with the output loaded to 60A. The input voltage is set to 24V. (20mV/DIV, 5uS/DIV)



The 14.4V output ripple voltage (AC coupled) is shown in the figure below. The voltage is measured at the modules output terminals. The image was taken with the output loaded to 60A. The input voltage is set to 24V. (20mV/DIV, 5uS/DIV)



# PMP10260 REVA Test Results



The photo below shows the TPS54060 5V bias supply output ripple voltage (AC coupled) for an input voltage of 32V and 0A external load. (20mV/DIV, 10uS/DIV)





## 4 Input Ripple Voltage

The input ripple voltage (AC coupled) is shown in the figure below. The bottom waveform is measured at the modules input terminals while the top waveform is measured across C26 (after the EMI filter). The image was taken with the output loaded to 60A. The input voltage is set to 24V. (top is 500mV/DIV, bot is 50mV/DIV, 2uS/DIV)



The input ripple voltage (AC coupled) is shown in the figure below. The bottom waveform is measured at the modules input terminals while the top waveform is measured across C26 (after the EMI filter). The image was taken with the output loaded to 60A. The input voltage is set to 18V. (top is 500mV/DIV, bot is 50mV/DIV, 2uS/DIV)





### 5 Load Transients

The photo below shows the 14.4V output voltage (ac coupled) when the load current is stepped between 50A and 60A. Vin = 24V. (200mV/DIV, 20A/DIV, 2mS/DIV)



The photo below shows the 14.4V output voltage (ac coupled) when the load current is stepped between 40A and 60A. Vin = 24V. (500mV/DIV, 20A/DIV, 2mS/DIV)



# PMP10260 REVA Test Results



The photo below shows the 14.4V output voltage (ac coupled) when the load current is stepped between 30A and 60A. Vin = 24V. (500mV/DIV, 20A/DIV, 2mS/DIV)





## 6 Switch Node Waveforms

The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 18V and a 0A load. (10V/DIV, 2uS/DIV)



The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 18V and a 60A load. (10V/DIV, 2uS/DIV)





The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 24V and a 0A load. (10V/DIV, 2uS/DIV)



The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 24V and a  $60A \log 1. (10V/DIV, 2uS/DIV)$ 





The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 32V and a 0A load. (10V/DIV, 2uS/DIV)



The photo below shows the FET switching voltages (TP15 and TP16) for an input voltage of 32V and a 60A load. (10V/DIV, 2uS/DIV)





The photo below shows the TPS54060 5V bias supply FET switching voltages (TP5) for an input voltage of 18V and 0A load. (10V/DIV, 5uS/DIV)



The photo below shows the TPS54060 5V bias supply FET switching voltages (TP5) for an input voltage of 18V and with a 0.5A external load. (10V/DIV, 1uS/DIV)





The photo below shows the TPS54060 5V bias supply FET switching voltages (TP5) for an input voltage of 32V and 0A load. (10V/DIV, 5uS/DIV)



The photo below shows the TPS54060 5V bias supply FET switching voltages (TP5) for an input voltage of 32V and with a 0.5A external load. (10V/DIV, 1uS/DIV)





## 7 Loop Gain

The plot below shows the LM5119 loop gain for input voltage of 32V, 24V and 18V. The output was set to 14.4V at 60A.



The plot below shows the TPS54060 5V bias supply loop gain for input voltage of 18V and 32V. The output was loaded to 0.5A.





## 8 Photo

The photo below shows the PMP10260 REVB assy.







# 9 Thermal Image

A thermal image is shown below operating at 24V input and 14.4V@60A output (room temp, no airflow).



A thermal image is shown below operating at 24V input and 14.4V@30A output (room temp, no airflow).



#### IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated ("TI") reference designs are solely intended to assist designers ("Buyers") who are developing systems that incorporate TI semiconductor products (also referred to herein as "components"). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer's systems and products.

TI reference designs have been created using standard laboratory conditions and engineering practices. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design. TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS ARE PROVIDED "AS IS". TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER'S USE OF TI REFERENCE DESIGNS.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer's safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have *not* been so designated is solely at Buyer's risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.